## **Part 1 Software Implementation**

### Introduction

The main purpose of this lab to design a band pass filter with central frequency( $f_0$ ) between 3MHz and 6MHz, passband width equal to  $0.05f_0$ , at least 3Db gain variation in the passband ,and 30 Db stopband attenuation. In order to fulfill the requirements a second order butterworth bandpass filter is implemented.  $f_0$  selected as 3.58 MHz. The order selected as lowest possible and the frequency selected according to the available component values.



Figure 1: Frequency response of the filter

Central frequency:  $3Mhz \le f_0 \le 6Mhz$ Passband width:  $f_{c_1} - f_{c_0} = 0.05f_0$ 

Gain variation in the passband:  $A_{pass} \leq 3dB$ Stopband attenuation:  $A_{stop} \geq 30dB$  EEE 202 Circuit Theory Lab 5 Melih Kutay Yagdereli 22002795 Section 1

#### **Analysis**

Firstly the order of the band pass filter is determined from the equation

$$\frac{P_L}{P_A} = \frac{1}{1 + (\frac{f_0}{\Delta f})^{2n} (\frac{f}{f_0} - \frac{f_0}{f})^{2n}}$$
 (eq. 1.1)

for the values  $f_1 = f_0 + \frac{\Delta f}{2}$  and  $f_2 = f_0 - \frac{\Delta f}{2}$  The gain should be at least -3 Db in order to achieve this n should be bigger or equal than two and second order is selected since it is easier to implement in the hardware part.

For designing band pass filter Butterworth low pass filter with -3 Db cutt-of frequency equal to  $\Delta f$  is designed than it is elements tuned with LC circuits for  $f_{\alpha}$ .



Photo 1: Butterworth low pass filter

For second order Butterworth low pass filter components selected according to

$$b_{i} = 2sin(\frac{(2i-1)\pi}{2\cdot 2}) \text{ (eq. 2.1)}$$

$$L_{2} = \frac{b_{1}R}{2\pi \Delta f} \text{ (eq. 2.2)}$$

$$C_{1} = \frac{b_{1}}{2\pi R\Delta f} \text{ (eq. 2.3)}$$

Inserting  $b_{_{1}}$ ,  $b_{_{2}}=\sqrt{2}$  , R= 50 ohm and  $\Delta f$ = 179 KHz we get

$$L_2 = 63 uH$$
$$C_1 = 25 nF$$



Photo 2: Butterworth band pass filter

For tuning capacitor C1 at  $f_0$  we add parallel inductor with value

$$L_1 = \frac{1}{(2\pi f_0)^2 C_1}$$
 (eq. 2.4)

inserting C1 and f0= 3.58 MHz we get

$$L_1 = 75n H$$

For tuning L2 at  $\boldsymbol{f}_0$  we add series capacitor with value

$$C_2 = \frac{1}{(2\pi f_0)^2 L_2}$$
 (eq. 2.5)

Inserting L2 and f0= 3.58 MHz we get

$$C_{2} = 31p F$$

By taking 10log of the the equation 1.1 we calculate the expected gain values

Gain at 
$$\boldsymbol{f}_0$$
 = 0 Db,  $\boldsymbol{f}_{c_1} = - \,$  2. 91Db ,  $\boldsymbol{f}_{c_0} = - \,$  3. 12 Db

### **Simulations**



Photo 3: Simulation result of Butterworth bandpass filter



Photo 4: Simulation result of  $f_{C0}$ ,  $f_{C1}$  values



Photo 5: Simulation result of -3Db points



Photo 4: Simulation result of  $0.5f_0$ ,  $2f_0$  values



Photo 5: Simulation result of -59Db points

|                        | Expected Value | Simulation<br>Results | % Error |
|------------------------|----------------|-----------------------|---------|
| First -3Db point       | 3.571 MHz      | 3.503 MHz             | 1.9     |
| Second -3Db point      | 3.359 MHz      | 3.681 MHz             | 9.59    |
| First -59Db point      | 1.8 Mhz        | 1.79 Mhz              | 0.5     |
| Second -59 Db<br>point | 7.16 Mhz       | 7.16 Mhz              | 0       |
| $\Delta f$             | 179 Khz        | 177 KHz               | 1.1     |

Table 1: Errors of the simulation results

 $\Delta f$  value calculated from the values in the Photo 5

All of the errors are in the expected range. The reason for the errors is because values are selected according to the availability in labs and for easier implementation. In the hardware part which helped a lot in terms of applicability. Also inductor values vary according to the selected frequency.

# **Part 2 Hardware Implementation**



Photo 6: The implemented Butterworth bandpass filter circuit



Photo 7: The Hardware result of the circuit for 3.45 MHz



Photo 8: The Hardware result of the circuit for 3.46 MHz



Photo 9: The Hardware result of the circuit for 3.48 MHz



Photo 10: The Hardware result of the circuit for 3.58 MHz



Photo 11: The Hardware result of the circuit for 3.700 MHz



Photo 12: The Hardware result of the circuit for 3.71 MHz



Photo 13: The Hardware result of the circuit for 3.72 MHz

| Frequency<br>Values | Expected<br>Value | Hardware<br>Results | Simulation<br>Results | % Error from<br>Simulation<br>value |
|---------------------|-------------------|---------------------|-----------------------|-------------------------------------|
| 3.450 Mhz           | -7.63 Db          | -4.44 Db            | -5.37 Db              | 16.98                               |
| 3.460 Mhz           | -6.50 Db          | -4.10 Db            | -4.02 Db              | 1.99                                |
| 3.480 Mhz           | 4.23 Db           | -3.45 Db            | -3.44 Db              | 0.29                                |
| 3.580 Mhz           | 0 Db              | -0.21 Db            | -0.069 Db             | 204                                 |
| 3.700 Mhz           | -6.05 Db          | -3.45 Db            | -3.761 Db             | 8.24                                |
| 3.710 Mhz           | -7.11 Db          | -3.66 Db            | -4.37 Db              | 19.82                               |
| 3.720 Mhz           | -8.16 Db          | -3.88 Db            | -4.82Db               | 19.5                                |

Table 2: Errors of the hardware results

The errors are below the accepted rate. This error shows that near the central frequency filter works better and as the frequency moves away from there filter deviates from the expected results. And the filter works better for low frequencies compared to

high frequencies. The %204 error at f0 is caused because it is such small values that it is hard to measure with the lab equipment.



#### Conclusion

The results came parallel to the analysis part but there are much higher error rates compared to other labs. This is mainly because it is a sensitive circuit. Using jumper cables and breadboard highly increased error rates. The simulation part follows the analysis part. In the hardware part the results still follow the expectation as shape but there is a high error. Hardware results showed that this filter works better with low frequencies and as the frequency goes to 2f0 or 1/2f0 the filter deviates from the expected values. This lab showed how to tune butterworth filters